

Course Name: EMBEDDED SYSTEMS I / III

Course Number and Section: 14:332:493:03 / 16:332:579:05

**Year: Spring 2025** 

Lab Report #: Synthesis Lab

Lab Instructor: Milton Diaz

Student Name and RUID: Nikhil Chandra, 208005066

**Date Submitted**: 2/14/2025

#### GitHub Link:

 $\underline{https://github.com/embedded-systems-1-spring-2025-labs/lab-synthesis-1-nikhilCh} \ and ra-coder$ 

https://github.com/embedded-systems-1-spring-2025-labs/lab-synthesis-2-nikhilCh andra-coder

# **Vivado Schematics:**

# a) Vivado Elaboration Schematic



# 8 bit comparator



#### 2 to 1 Mux



4 bit encoder



# 4 bit decoder



Synchronous\_Active\_High\_Reset



 $Synchronous\_Active\_High\_Reset\_CE$ 



 $Synchronous\_Active\_Low\_Reset$ 



Synchronous\_Active\_Low\_Reset\_CE

# b) Vivado Synthesis Schematic



### 8 bit comparator



### 2 to 1 Mux



### 4 bit encoder



4 bit decoder



# Synchronous\_Active\_High\_Reset



# $Synchronous\_Active\_High\_Reset\_CE$



 $Synchronous\_Active\_Low\_Reset$ 



 $Synchronous\_Active\_Low\_Reset\_CE$ 

### c) Post- Synthesis Utilization Table and On-Chip Power Graphs



#### 8-bit comparator



2 to 1 Mux



#### 4 bit encoder



4 bit decoder



Synchronous Active High Reset



 $Synchronous\_Active\_High\_Reset\_CE$ 



Synchronous Active Low Reset



Synchronous\_Active\_Low\_Reset\_CE







